# Lecture 9 Addressing and Instruction Level Pipelining



## Learning objectives

- Addressing modes for operations
- Instruction-level pipelining
- Real-world examples of ISAs

#### **Instruction Formats**

- We have seen how instruction length is affected by the number of operands supported by the ISA.
- In any instruction set, not all instructions require the same number of operands.
- Operations that require no operands, such as
   HALT, necessarily waste some space when fixedlength instructions are used.
- One way to recover some of this space is to use expanding opcodes.

#### **Instruction Formats**

- If we allow the length of the opcode to vary, we could create a very rich instruction set:
  - EX for 16-bit flexible instruction format

```
0000 R1
          R2
               R3
1110 R1
          R2
               R3
1111 - escape opcode
1111 0000 R1
               R2
1111 1101 R1
               R2
1111 1110 - escape opcode
1111 1110 0000 R1
1111 1111 1110 R1
1111 1111 1111 - escape opcode
1111 1111 1111 0000
     1111 1111
```

## How Many Addresses should it be?

- It is a basic design decision
- More addresses
  - More complex (powerful?) instructions
  - More registers
    - Inter-register operations allow quicker and flexible
  - Fewer instructions per program
- Fewer addresses
  - Less complex instructions
  - More instructions per program
  - Faster fetch/execution of instruction
  - Result in longer execution time, more complex for a program

#### Addressing mode

- Addressing modes specify where an operand is located.
- They can specify (1) a constant, (2) a register, or (3) a memory location.
- The actual location of an operand is its effective address (EA).
- Certain addressing modes allow us to determine the address of an operand dynamically.

## Direct and Indirect Addressing

Direct addressing is where the address of the data is given in the instruction.

Opcode Load Operand 1 (X2)

Indirect Addressing of operand

 Indirect addressing gives the address of the address of the data in the instruction.

- In a higher-level language, we refer to it as pointers.
- ADD X3, X2



#### Register and Immediate addressing mode







#### Other methods of addressing

- There are many variations to these addressing modes including:
  - Relative addressing
    - Similar to indexed which uses the operand as displacement from the base address (PC, base or index register)
  - Auto increment and decrement.
    - $(R)+, -(R) \rightarrow Push vs Pop$
    - Can be used to implement stack addressing
  - Indirect indexed addressing
- We won't cover these in detail.

#### 5.4 Addressing

For the instruction shown, what value is loaded into the accumulator for each addressing mode?



### Addressing

For the instruction shown, what value is loaded into the accumulator for each addressing mode?



http://www.intel.com/content/www/us/en/silicon-innovations/standards-14nm-explained-video.html

- Some CPUs divide the fetch-decode-execute cycle into smaller steps.
- These smaller steps can often be executed in parallel to increase throughput.
- Such parallel execution is called instruction-level pipelining (ILP).

The next slide shows an example of instruction-level pipelining.

Example of executing small steps in parallel to increasing throughput: Laying the water pipe



 Suppose a fetch-decode-execute cycle were broken into the following smaller steps:

S1. Fetch instruction.

S2. Decode opcode.

S3. Calculate effective address of operands.

S4. Fetch operands.

S5. Execute instruction.

S6. Store result.



- So, we have a six-stage pipeline.
- For every clock cycle, one small step is carried out, and the stages are overlapped.

- The theoretical speedup offered by a pipeline can be determined as follows, assume a program of *n* tasks:
  - -Let  $t_p$  be the time per stage. Each instruction represents a task, T, in the pipeline.
  - -The first task (instruction) requires  $k \times t_p$  time to complete in a k-stage pipeline.
  - -The remaining (n-1) tasks emerge from the pipeline one per clock cycle. So the total time to complete the remaining tasks is  $(n-1)t_p$ .
- Thus, to complete n tasks using a k-stage pipeline requires total time =  $(k \times t_p) + (n-1)t_p = (k+n-1)t_p$ .
- 1. For a 6-stage pipeline, how many stages do we need for 5 tasks?
- 2. How many clock cycle for the traditional Fetch-decode-execute?

If we take the time required to complete n tasks without a pipeline and divide it by the time it takes to complete n tasks using a pipeline, we find:

Speedup 
$$S = \frac{nt_n}{(k+n-1)t_p}$$

If we take the limit as n approaches infinity, (k + n - 1) approaches n, which results in a theoretical speedup of:

Speedup 
$$S = \frac{kt_p}{t_p} = k$$



- Our neat equations take a number of things for granted.
  - First, we have to assume that the architecture supports fetching instructions and data in parallel.
  - Second, we assume that the pipeline can be kept filled at all times. This is not always the case.
- Pipeline hazards arise that cause pipeline conflicts and stalls.

- An instruction pipeline may stall, or be flushed for any of the following reasons:
  - Resource conflicts
     – read versus write to memory.
  - Data dependencies—need result from other instruction.
  - Conditional branching
- Measures can be taken at the software level as well as at the hardware level to reduce the effects of these hazards, but they cannot be totally eliminated.



| Time Period →  | 1   | 2     | 3  | 4  | 5  | 6  | 7        | 8  | 9  | 10 | 11 | 12 | 13 |
|----------------|-----|-------|----|----|----|----|----------|----|----|----|----|----|----|
| Instruction: 1 | S1  | S2    | S3 | S4 |    |    |          |    |    |    |    |    |    |
| 2              | 8   | S1    | S2 | S3 | S4 | 5  | 2        |    |    |    |    |    |    |
| (branch) 3     | e e | L: :: | S1 | S2 | S3 | S4 | CC.      |    |    |    |    |    |    |
| 4              |     |       |    | S1 | S2 | S3 |          |    |    |    |    |    |    |
| 5              |     |       |    |    | S1 | S2 | 8        |    |    |    |    | 8  |    |
| 6              |     |       |    |    |    | S1 |          |    |    |    |    |    |    |
| 8              |     |       |    |    | -  |    | S1       | S2 | S3 | S4 |    |    |    |
| 9              |     |       |    |    | 35 | 25 | ()<br>() | S1 | S2 | S3 | S4 | 53 |    |
| 10             |     |       |    |    |    |    |          |    | S1 | S2 | S3 | S4 |    |

Figure 05.05 Example Instruction Pipeline with Conditional Branch

- Intel processors support a wide array of addressing modes.
- The original 8086 provided 17 ways to address memory, most of them variants on the methods presented in this chapter.
- Owing to their need for backward compatibility, the Pentium chips also support these 17 addressing modes.
- The Itanium, having a RISC core, supports only one: register indirect addressing with optional post increment. – not successful.

- Intel introduced pipelining to their processor line since the introduction of Pentium chip.
- The first Pentium (x86 32-bit architecture) had two five-stage pipelines. Each subsequent Pentium processor had a longer pipeline than its predecessor with the Pentium IV having a 24-stage pipeline.
- The Itanium (IA-64) has only a 10-stage pipeline.
- The Core i series has 5 20 stages pipeline.

#### The Pentium 4 Instruction Formats



- 17 addressing modes; Support 8, 16, 32 bits operand
- Flexible instruction format
- Compatible with the old 8080 CPU's assembly

- MIPS was an acronym for Microprocessor Without Interlocked Pipeline Stages.
- The architecture is little endian and word-addressable with three-address, fixed-length instructions.
  - Used in RISC architecture of Silicon Graphics (SGI)
    - Cisco routers, the original Sony PlayStations (R3000a),
    - PS5 uses AMD ZEN 2 (CISC x86 64 CISC architecture)
  - Still use in embedded system like printers (if not android)
  - Mostly replaced by ARM
- Like Intel, the pipeline size of the MIPS processors has grown: The R2000 and R3000 have five-stage pipelines; the R4000 and R4400 have 8-stage pipelines.

- The R10000 has three pipelines: A five-stage pipeline for integer instructions, a seven-stage pipeline for floating-point instructions, and a sixstage pipeline for LOAD/STORE instructions.
- In all MIPS ISAs, only the LOAD and STORE instructions can access memory.
- The ISA uses only base addressing mode.
- The assembler accommodates programmers who need to use immediate, register, direct, indirect register, base, or indexed addressing modes.

- The Java programming language is an interpreted language that runs in a software machine called the Java Virtual Machine (JVM).
- A JVM is written in a native language for a wide array of processors, including MIPS, ARM and Intel.
- Like a real machine, the JVM has an ISA all of its own, called bytecode. This ISA was designed to be compatible with the architecture of any machine on which the JVM is running.

The next slide shows how the pieces fit together.



- Java bytecode is a stack-based language.
- Most instructions are zero address instructions.
- The JVM has four registers that provide access to five regions of main memory.
- All references to memory are offsets from these registers (indexed addressin). Java uses no pointers or absolute memory references.
- Java was designed for platform interoperability, not performance!

- ARM is the most widely used 32-bit instruction architecture:
  - 95%+ of smartphones,
  - 80%+ of digital cameras
  - 40%+ of all digital television sets
- Founded in 1990, by Apple and others, ARM (Advanced RISC Machine) is now a British firm, ARM Holdings.
- ARM Holdings does not manufacture these processors; it sells licenses to manufacture.

- ARM is a load/store architecture : all data processing must be performed on values in registers, not in memory.
- It uses fixed-length, three-operand instructions and simple addressing modes
- ARM processors have a minimum of a three-stage pipeline (consisting of fetch, decode, and execute);
  - Newer ARM processors have deeper pipelines (more stages). Some ARM8 implementations have 13stage integer pipelines

## ARM Instruction format for the 32-bit version.



Fixed length, 3-operand ISA

- ARM has 37 total registers but their visibility depends on the processor mode.
  - Intel Pentium, there were up to 128 registers
- ARM allows multiple register transfers.
  - It can simultaneously load or store any subset of the16 general-purpose registers from/to sequential memory addresses.
- Control flow instructions include unconditional and conditional branching and procedure calls
- Most ARM instructions execute in a single cycle, provided there are no pipeline hazards or memory accesses.

#### Conclusion

- Instruction format can be flexible and complex (CISC) or simple format (RISC)
- Instruction could be equipped with many possible addressing mode for fetching operands.
- Instruction can be speeded up using instruction-level pipelining.
- In real-world, various approach of ISA have been evolved, Intel, AMD, MIPS, ARM, even the virtual machine like JAVA JVM.

#### Further reading

- Addressing mode <a href="https://byjus.com/gate/index-addressing-mode-notes/">https://byjus.com/gate/index-addressing-mode-notes/</a>
- ISA definition <a href="https://www.youtube.com/watch?v=6fgbLOL7bis">https://www.youtube.com/watch?v=6fgbLOL7bis</a>